Title :
Experiments using CMOS neural network chips as pattern/character recognizers
Author :
Wang, Yiwen ; Salam, Fathi M A
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
Abstract :
Two prototype chips of an all-MOS implementation of a new architecture have been designed and then fabricated and tested. Real-time experiments on the prototype chips were conducted to demonstrate the use of the new neural circuit as a pattern/character recognizer. Both software dynamic learning schemes and on-chip digital hardware learning circuitry have successfully stored the desired patterns in the network. The execution time of the real-time experiments was in the microseconds range with low power dissipation in the 1-mW range. Dedicated interface circuitries and software environments have been built to successfully demonstrate the use of the prototype chip as a pattern recognizer/classifier
Keywords :
CMOS integrated circuits; character recognition equipment; computerised pattern recognition; learning systems; neural nets; 1 mW; CMOS neural network chips; character recognition; dedicated interface circuitry; execution time; low power dissipation; on-chip digital hardware learning circuitry; pattern recognition; real-time experiments; software dynamic learning schemes; software environments; Character recognition; Circuit testing; Computer architecture; Network-on-a-chip; Neural network hardware; Neural networks; Pattern recognition; Power dissipation; Prototypes; Software prototyping;
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
DOI :
10.1109/ISCAS.1991.176582