DocumentCode :
2832407
Title :
RF NMOS switch, front end, up converted mixer, LC-VCO co-design in a SoC-based sensor chip in 0.13μm CMOS
Author :
Liang, Yuan
Author_Institution :
State Key Discipline Lab. of Wide Band Gap Semicond. Technol., Xidian Univ., Xi´´an, China
fYear :
2012
fDate :
June 30 2012-July 2 2012
Firstpage :
389
Lastpage :
394
Abstract :
This paper addressed the problem of 5GHz double sideband building blocks design in a SoC-based sensor chip for physiological signal detection, including the most critical components-RF switch, front end, up-converted mixer and voltage control oscillator (VCO). Covering up to 20GHz bandwidth, the RF NMOS switch with impedance transformation networks (ITNs) obtains low insertion loss (IL), low I/O reflection coefficient and improved linearity by virtue of positive drain bias. The front-end is characterized by a low noise amplifier (LNA) as well as a down-conversion mixer. With the employment of noise cancellation the front-end achieves broadband matching and low noise. By investigating distortion cancellation, the up-converted mixer obtains broadband high linearity. The VCO is of LC complementary version, from which the secondary effects have been found to release phase noise without more power consumption. The RF switch exhibits worst -14dB reflection coefficient from DC to 20GHz with insertion loss better than -1.35dB. T/R isolation is higher than 30dB while the 1dB desensitization point is better than 18.8dBm even with Si-based substrate. The front-end obtain -10dB input matching over desired band with conversion gain larger than 20dB. The minimum double sideband noise figure (NF) and IIP3 is 7.9dB, 8.58dBm, respectively. The up-converted mixer attains conversion loss better than 5dB with in-band IIP3 ranged from 21.28dBm to 34.86dBm, and the noise figure is less than 8.2dB. The VCO shows the phase noise better than -122dBc at 1MHz offset., and the turning range covers the whole detection band, given that the output power is 4.7dBm. Such a co-design consumes total 39.6mW from not larger than standard 1.2V supply.
Keywords :
CMOS analogue integrated circuits; integrated circuit design; interference suppression; low noise amplifiers; mixers (circuits); phase noise; power consumption; radar detection; radar signal processing; semiconductor switches; system-on-chip; voltage-controlled oscillators; CMOS; I/O reflection coefficient; ITN; LC complementary version; LC-VCO co-design; LNA; RF NMOS switch; RF switch; SoC-based sensor chip; T/R isolation; broadband high linearity; broadband matching; conversion gain; conversion loss; critical components; desensitization point; detection band; distortion cancellation; double sideband building blocks design; double sideband noise figure; down-conversion mixer; front end mixer; impedance transformation networks; low insertion loss; low noise amplifier; noise cancellation; phase noise; physiological signal detection; positive drain bias; power 39.6 mW; power consumption; secondary effects; silicon-based substrate; size 0.13 mum; turning range; up converted mixer; voltage control oscillator; Inductors; Mixers; Phase noise; Radio frequency; Switches; Voltage-controlled oscillators; Communication system; Computer-aided design; Front-end; LC-VCO; Linearization; Noise cancelation; RF switch; Radar sensor chip; Up-converted mixer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Science and Engineering (ICSSE), 2012 International Conference on
Conference_Location :
Dalian, Liaoning
Print_ISBN :
978-1-4673-0944-8
Electronic_ISBN :
978-1-4673-0943-1
Type :
conf
DOI :
10.1109/ICSSE.2012.6257214
Filename :
6257214
Link To Document :
بازگشت