Title :
A physical timing model for digital bipolar ECL circuits
Author :
Yang, A.T. ; Chang, Y.H.
Author_Institution :
Dept. of Electr. Eng., Washington Univ., Seattle, WA, USA
Abstract :
The authors present an accurate physical timing model for large bipolar emitter-coupled-logic (ECL) circuits. A delay model is derived based on device equations and average branch current analysis, and no exhaustive preprocessing or table interpolation is required. The dynamic fanout effects of the ECL circuits can be incorporated by an accurate fanout modeling approach combined with an effective fanout collapsing technique. In addition, the use of a parametric correction scheme permits greater freedom in handling complex delay-sensitive effects such as high-level injection and bipolar parasitic resistances than would otherwise be possible. This delay model with input waveform effects provides delay estimates that are typically within 10% of SPICE estimates
Keywords :
bipolar integrated circuits; delays; digital integrated circuits; emitter-coupled logic; average branch current analysis; bipolar parasitic resistances; delay model; digital bipolar ECL circuits; dynamic fanout effects; fanout collapsing technique; fanout modeling; high-level injection; parametric correction scheme; physical timing model; Analog-digital integrated circuits; Delay effects; Delay estimation; Equations; Interpolation; Inverters; Propagation delay; RLC circuits; SPICE; Timing;
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
DOI :
10.1109/ISCAS.1991.176719