DocumentCode :
2832999
Title :
Optimal module set and clock cycle selection for DSP synthesis
Author :
Chen, Liang-Gee ; Jeng, Lih-Gwo
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
2200
Abstract :
The authors present a program to determine the optimal module set and clock cycle time of an application specific digital signal processor at the beginning of synthesis. This method systematically performs design space exploration in actual time and space domain. The module set can include single-cycle, multicycle or pipelined operators. The optimal clock cycle selection is done by scanning all suboptimal clock cycle values in an efficient way. The cost of hardware considers both the cost of the data path and that of the controller. Several examples are given to show the advantages of the approach
Keywords :
application specific integrated circuits; digital signal processing chips; logic CAD; DSP synthesis; application specific digital signal processor; clock cycle selection; clock cycle time; design space exploration; hardware costs; multicycle operators; optimal module set; pipelined operators; single cycle operators; Clocks; Control systems; Cost function; Delay; Digital signal processing; Digital signal processors; Hardware; Libraries; Signal synthesis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176734
Filename :
176734
Link To Document :
بازگشت