DocumentCode :
2833648
Title :
On the impact of structural circuit partitioning on SAT-based combinational circuit verification
Author :
Herbstritt, Marc ; Kmieciak, Thomas ; Becker, Bernd
Author_Institution :
Inst. of Comput. Sci., Albert-Ludwigs-Univ., Germany
fYear :
2004
fDate :
9-10 Sept. 2004
Firstpage :
50
Lastpage :
55
Abstract :
In this work we present an approach for SAT-based combinational circuit verification using partitionings of the set of primary outputs. We formally analyze the applied partitioning heuristics for the first time and present a closed verification framework incorporating traditional techniques. We report on experiments using our partitioning-based verification procedure that result in speedups of 276% on the average compared to traditional techniques.
Keywords :
combinational circuits; formal verification; logic partitioning; SAT-based combinational circuit verification; partitioning-based verification; structural circuit partitioning; Algorithm design and analysis; Boolean functions; Chip scale packaging; Circuit testing; Combinational circuits; Computer science; Data structures; Engines; Partitioning algorithms; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification (MTV'04), Fifth International Workshop on
ISSN :
1550-4093
Print_ISBN :
0-7695-2320-X
Type :
conf
DOI :
10.1109/MTV.2004.18
Filename :
1563073
Link To Document :
بازگشت