Title :
Functional verification of pipelined processors: a case study
Author :
Mishra, Prabhat ; Dutt, Nikil ; Kashai, Yaron
Author_Institution :
Dept. of Comput. & Info. Sci. & Eng., Florida Univ., USA
Abstract :
Functional verification of pipelined processors is one of the major bottlenecks in current system-on-chip (SOC) design methodology. A significant bottleneck in the validation of such systems is the lack of a suitable functional coverage metric. This paper presents a test generation and functional coverage estimation framework for pipelined processors using Specman Elite. We have applied this methodology on a VLIW DLX architecture to demonstrate the usefulness of our approach.
Keywords :
formal verification; hardware description languages; integrated circuit design; parallel architectures; pipeline processing; system-on-chip; Specman Elite; VLIW DLX architecture; functional coverage estimation; functional coverage metric; functional verification; pipelined processors; system-on-chip design; test generation; Automatic testing; Computer aided software engineering; Design methodology; Embedded computing; Hardware design languages; Hazards; Instruction sets; Microprocessors; Pipelines; Power generation;
Conference_Titel :
Microprocessor Test and Verification (MTV'04), Fifth International Workshop on
Print_ISBN :
0-7695-2320-X
DOI :
10.1109/MTV.2004.14