DocumentCode :
2834208
Title :
Fault modeling and test pattern generation in the design of array processors
Author :
Buonanno, G. ; Costi, C. ; Sciuto, D.
Author_Institution :
Politecnico di Milano, Italy
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
2080
Abstract :
Deals with the problem of establishing a model for test pattern generation and hierarchical fault coverage during the earliest phases of the design of processor arrays. A general approach, valid for the two intermediate design steps of processor arrays, consisting of identical combinational cells with identical local interconnections, is presented. The classes of architectures considered are iterative logic arrays, and systolic and semisystolic arrays implementing locally recursive algorithms. Three basic abstraction levels can be identified in the synthesis of array architectures: the data flow graph, the signal flow graph, and the array level. The authors introduce a methodology to map the testability and testing techniques identified for each level to the others
Keywords :
failure analysis; logic testing; parallel architectures; systolic arrays; abstraction levels; array level; array processor design; data flow graph; fault modeling; hierarchical fault coverage; identical combinational cells; identical local interconnections; iterative logic arrays; locally recursive algorithms; semisystolic arrays; signal flow graph; systolic arrays; test pattern generation; testability mapping; testing techniques; Costs; Delay; Fault diagnosis; Flow graphs; Logic arrays; Phased arrays; Process design; Signal mapping; Test pattern generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176814
Filename :
176814
Link To Document :
بازگشت