Title :
Fault grading using Instruction-Execution graph
Author :
Vinutha, K.R. ; Singh, Virendra ; Matrosova, A. ; Gaur, M.S.
Author_Institution :
Comput. Design & Test Lab., Indian Inst. of Sci., Bangalore, India
Abstract :
Functional test sequences are used in testing to target faults that are not detected by structural test. However, evaluating the stuck-at fault coverage of the functional test sequence by the gate-level fault simulation can be very time consuming. To obtain a fast estimation of the fault coverage, we describe a metric to grade the test sequence using Instruction-Execution graph. The metric is based on the set of registers the circuit traverses under the test sequence. Using this information in combination with the observability and controllability of the register, the test sequence is graded. Experimental results on Parwan processor show the effectiveness of the metric in ranking the test sequence based on their fault coverage.
Keywords :
fault diagnosis; graph theory; logic testing; shift registers; Parwan processor; fault grading; functional test sequences; gate-level fault simulation; instruction-execution graph; registers; structural test; stuck-at fault coverage; Circuit faults; Electronic mail; Integrated circuit modeling; Logic gates; Measurement; Observability; Registers; Fault coverage; Fault simulation; Functional test; Structural test; Stuck-at fault;
Conference_Titel :
Design & Test Symposium (EWDTS), 2010 East-West
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4244-9555-9
DOI :
10.1109/EWDTS.2010.5742054