DocumentCode :
2834675
Title :
A diagnostic model for detecting functional violation in HDL-code of System-on-Chip
Author :
Umerah, Ngene Christopher ; Ivanovich, Hahanov Vladimir
Author_Institution :
Comput. Eng. Fac., Kharkov Nat. Univ. of Radioelectron., Kharkov, Ukraine
fYear :
2011
fDate :
9-12 Sept. 2011
Firstpage :
299
Lastpage :
302
Abstract :
The design of System-on-Chip (SoC) is becoming more difficult by the day with the increase in complexity of consumer requirements and time-to-market pressures. The use of HDLs in the design of digital system has become more ubiquitous and challenging as ever if timely delivery of product with increased yield is to be achieved. A technological and process-efficient models and methods for diagnosis of functional violations in software and/ or hardware products are proposed. The assertion-based transaction graph used in this model can be transformed into a tabular data structure that focuses on parallel execution of logic operations when searching for defective components or blocks with functional violation in HDL models.
Keywords :
logic design; system-on-chip; HDL code; assertion based transaction graph; diagnostic model; digital system; functional violation; logic operations; parallel execution; system on chip; technological models; time to market pressures; Analytical models; Cyberspace; Hamming distance; Mathematical model; Measurement; Software; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2011 9th East-West
Conference_Location :
Sevastopol
Print_ISBN :
978-1-4577-1957-8
Type :
conf
DOI :
10.1109/EWDTS.2011.6116605
Filename :
6116605
Link To Document :
بازگشت