DocumentCode :
283533
Title :
A test methodology for VLSI circuits
Author :
Njinda, C.A. ; Evans, R.J. ; Micallef, S.P. ; Moore, W.R.
Author_Institution :
Dept. of Eng. Sci., Oxford Univ., UK
fYear :
1988
fDate :
32447
Firstpage :
1011
Lastpage :
1014
Abstract :
Presents a brief overview of work on testing currently being carried out under the Alvey CAD042 research initiative at Oxford University. A test methodology is being evolved to exploit the hierarchical properties of circuit designs when generating test patterns. The goal of the research is to define a method by which pre-computed test vectors for modules may be combined to form a complete test set for the circuit as a whole. The work is in an early stage of development but initial results, with circuit examples provided by industrial partners in the CAD042 group, have been promising
Keywords :
VLSI; automatic testing; integrated circuit testing; Alvey CAD042 research initiative; Oxford University; VLSI circuits; circuit designs; hierarchical properties; industrial partners; modules; pre-computed test vectors; test patterns; testing;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Custom VLSI Design and Test, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
209553
Link To Document :
بازگشت