Title :
D-band frequency synthesis using a U-band PLL and frequency tripler in 65nm CMOS technology
Author :
Tang, Adrian ; Murphy, David ; Virbila, Gabriel ; Hsiao, Frank ; Tam, Sai-Wang ; Yu, Hsing-Ting ; Hsieh, Hsieh-Hung ; Jou, Chewn Pu ; Kim, Yanghyo ; Wong, Alden ; Wong, Alex ; Wu, Yi-Cheng ; Chang, Mau-Chung Frank
Author_Institution :
Univ of California, Los Angeles, USA
Abstract :
This paper presents a digitally controlled frequency synthesizer in 65nm CMOS technology for D-band transceiver applications. The synthesizer uses a low frequency U Band (44–48 GHz) phase-locked loop to track a 50 MHz reference and then employs an injection locked frequency tripler (ILFT) to provide output that can be tuned between 130 and 133 GHz. The proposed D-band synthesizer offers a directly measured phase noise of −82.5 dBc/Hz at 1 MHz offset from the carrier and consumes 92mW of power. The entire syntheszier occupies 0.68mm2 of silicon area.
Keywords :
CMOS integrated circuits; Frequency conversion; Frequency synthesizers; Phase locked loops; Phase noise; Synthesizers;
Conference_Titel :
Microwave Symposium Digest (MTT), 2012 IEEE MTT-S International
Conference_Location :
Montreal, QC, Canada
Print_ISBN :
978-1-4673-1085-7
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2012.6257758