Title :
On fault tolerance of reconfigurable arrays using spare processors
Author :
Sugihara, Kazuo ; Kikuno, Tohru
Author_Institution :
Dept. of Inf. & Comput. Sci., Hawaii Univ., Manoa, Honolulu, HI, USA
Abstract :
Addresses fault tolerance of a processor array that is reconfigurable by replacing faulty processors with spare processors. The fault tolerance of such a reconfigurable processor array depends on not only an algorithm for spare processor assignment but also an organization of spare processors in the reconfigurable array. The paper discusses a relationship between fault tolerance of reconfigurable arrays and their organizations of spare processors with respect to the smallest number of faulty processors for which the reconfigurable array cannot be failure-free as a processor array system no matter what reconfiguration is used. An optimum n×n reconfigurable array using 2n spare processors is presented
Keywords :
fault tolerant computing; graph theory; parallel architectures; parallel machines; fault tolerance; faulty processor replacement; reconfigurable processor array; spare processor assignment; Fault tolerance; Fault tolerant systems;
Conference_Titel :
Fault Tolerant Systems, 1991. Proceedings., Pacific Rim International Symposium on
Conference_Location :
Kawasaki
Print_ISBN :
0-8186-2275-X
DOI :
10.1109/{RFTS.1991.212972