DocumentCode :
2838780
Title :
Efficient Digital System Design Methodology with SystemC Register Transfer Level Modeling
Author :
Zabawa, M.C. ; Wunnava, S.V.
Author_Institution :
Florida International University
fYear :
2004
fDate :
26-29 March 2004
Firstpage :
395
Lastpage :
399
Abstract :
In this competitive industrial market, maximizing time compression for new product development and release is paramount to achieving and sustaining strategic position. Designing applications for complex integrated circuits (IC) composed of tens of millions of transistors is the norm. These systems are composed of complex hardware modules integrated to create a System-On-Chip (SoCs) design. In today¿s technology, Register Transfer Level (RTL) digital system designs and associated modeling of complex ICs have been based on two prominent hardware description language (HDLs)s known as VHDL and Verilog. However, a new arising HDL language being integrated in the design of these complex system is known as SystemC. The authors will discuss the digital designs around SystemC.
Keywords :
Application specific integrated circuits; Circuit testing; Design methodology; Design optimization; Digital integrated circuits; Digital systems; Hardware design languages; Microprocessors; Product development; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoutheastCon, 2004. Proceedings. IEEE
Conference_Location :
Greensboro, North Carolina, USA
Print_ISBN :
0-7803-8368-0
Type :
conf
DOI :
10.1109/SECON.2004.1287949
Filename :
1287949
Link To Document :
بازگشت