Title :
Design and performance of the 5 GHz waveform digitizing chip DRS3
Author_Institution :
Paul Scherrer Inst., Villigen
fDate :
Oct. 26 2007-Nov. 3 2007
Abstract :
The DRS3 chip is a radiation hard switched capacitor array (SCA) fabricated in a 0.25 mum CMOS process. It features 12 channels with 1024 bins each at a sampling rate of up to 5 GHz. Its signal-to-noise ratio is equivalent to 11.5 bits and the integral nonlinearity is 0.5 per mille with a temperature coefficient below 50 ppm per degree C. A special readout mode can be used to digitize only a certain region of interest from the waveform, bringing down the readout time to 3 mus for a signal which is hundred samples wide. The high channel density and superior electrical characteristics allow for new experiments with excellent pile-up rejection and pulse shape discrimination, while simultaneously eliminating the need for conventional ADCs and TDCs.
Keywords :
CMOS digital integrated circuits; digital readout; switched capacitor networks; 1024 bins; 12 channels; CMOS process; SCA; channel density; domino ring sampler; frequency 5 GHz; pulse shape discrimination; readout mode; sampling rate; signal-to-noise ratio; switched capacitor array; waveform digitizing chip DRS3; Capacitors; Frequency; Inverters; Pulse shaping methods; Sampling methods; Shape; Shift registers; Signal generators; Switches; Voltage-controlled oscillators;
Conference_Titel :
Nuclear Science Symposium Conference Record, 2007. NSS '07. IEEE
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-0922-8
Electronic_ISBN :
1095-7863
DOI :
10.1109/NSSMIC.2007.4436659