Title :
SynZEN: A hybrid TTA/VLIW architecture with a distributed register file
Author :
Hauser, S. ; Moser, N. ; Juurlink, Ben
Author_Institution :
Embedded Syst. Archit., Tech. Univ. Berlin, Berlin, Germany
Abstract :
The quest for higher performance within a certain power budget in the fields of embedded computing demands unconventional architectural approaches. To this end, in this paper we present synZEN (sZ): a (micro-)architecture that combines features of very long instruction word (VLIW) and transport triggered architectures (TTAs) to cover the needs of different applications. SynZEN features a distributed register file (RF) (i.e., each functional unit (FU) has its own RF) and a wide memory connection to exploit spatial data locality. FPGA synthesis results demonstrate that due to the distributed RF the sZ design can be implemented in less area (in terms of FPGA slices) than existing TTA and VLIW designs. Furthermore, using two micro-benchmarks we show that because of the wide memory connection, sZ outperforms both the TTA as well as the VLIW design.
Keywords :
field programmable gate arrays; integrated circuit design; logic design; microprocessor chips; multiprocessing systems; FPGA synthesis; distributed register file; embedded computing; functional unit; hybrid TTA-VLIW architecture; power budget; synZEN microarchitecture; transport triggered architecture; very long instruction word; wide memory connection; Computer architecture; Field programmable gate arrays; Hardware; Radio frequency; Registers; VLIW;
Conference_Titel :
NORCHIP, 2012
Conference_Location :
Cpenhagen
Print_ISBN :
978-1-4673-2221-8
Electronic_ISBN :
978-1-4673-2222-5
DOI :
10.1109/NORCHP.2012.6403142