DocumentCode :
2839397
Title :
Fast sequential ATPG based on implicit state enumeration
Author :
Hyunwoo Cho ; Hachtel, G.D. ; Somenzi, F.
fYear :
1991
fDate :
26-30 Oct. 1991
Firstpage :
67
Abstract :
The knowledge of the State Transition Graph (STG) of a sequential circuit helps in generating test sequences. For instance, by determining that a set of states is not reachable from the reset state, it is possible to identify a certain type of sequentially untestable faults. However, until recently, the ability of algorithms to store the STG of a sequential circuit has been limited to small instances. Recent advances in sequential circuit verification, based on the use of binary decision diagrams and new powerful implicit enumeration algorithms, have dramatically improved our ability to deal with large numbers of states. In this paper we report on the application of these algorithms to the problems of generating justification sequences, identifying redundancies, and dealing with hard-to-detect faults. Our experiments show substantial improvements over previously published results.
Keywords :
Automatic test pattern generation; Boolean functions; Circuit faults; Circuit testing; Data structures; Fault diagnosis; Flip-flops; Redundancy; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1991, Proceedings., International
Conference_Location :
Nashville, TN, USA
ISSN :
1089-3539
Print_ISBN :
0-8186-9156-5
Type :
conf
DOI :
10.1109/TEST.1991.519495
Filename :
519495
Link To Document :
بازگشت