Title :
Using SOI to achieve low-power consumption in digital
Author_Institution :
SOISIC, Miniparc Polytec, Grenoble, France
Abstract :
SOI offers an efficient static and dynamic power reduction through Vdd reduction without sacrificing speed performance. This Vdd reduction may be combined or not with other circuit techniques: MTCMOS where high-Vt transistors are connected in series between the core logic and ground/Vdd, gated clock cells where the clock is automatically diabled and not propagated. A low-power SOI circuit may be designed by gathering several blocks using different Vdd values depending on the speed requirement for each block. In such a case level-shifters are used to adapt the Vdd difference between the blocks (Vdd1 output to Vdd2 input and Vdd2 output to Vdd1 input). This requires the implementation of several power supply sources at system level. Implementing these techniques adds more design complexity and EDA tools must be able to support them. Making a comparison between bulk and SOI is not an easy task and it cannot be done only at transistor or cell level. The best way is to compare the results(speed, Pstat, Pdyn, area) obtained when a circuit is synthesized, placed and routed using bulk or SOI libraries, including the memories.
Keywords :
CMOS logic circuits; logic design; low-power electronics; network synthesis; silicon-on-insulator; EDA tools; MTCMOS; bulk libraries; circuit synthesis; core logic; design complexity; gated clock cells; power supply sources; silicon-on-insulator; Capacitance; Cellular phones; Circuits; Design optimization; Energy consumption; Intelligent networks; Power dissipation; Random access memory; Transistors; Tunneling;
Conference_Titel :
SOI Conference, 2005. Proceedings. 2005 IEEE International
Print_ISBN :
0-7803-9212-4
DOI :
10.1109/SOI.2005.1563519