Title :
The C400 superscalar/superpipelined RISC design
Author :
Hanson, L. ; Brookwood, N.
Author_Institution :
Integraph Adv. Processor Div., Palo Alto, CA, USA
fDate :
Feb. 25 1991-March 1 1991
Abstract :
The C400 represents the first complete reimplementation of the CLIPPER architecture since Fairchild introduced the original C100 version in 1985. The design incorporates an entirely new pipeline structure that exploits instruction-level parallelism far more than its predecessors, and provides far greater computational performance than earlier CLIPPERs, in both absolute and frequency-adjusted comparisons. The combination of superscalar dispatch and deep floating-point pipelines provides architectural headroom that permits performance enhancements over the life of the implementation architecture. The C400´s design goals, constraints, and architecture are discussed.<>
Keywords :
microprocessor chips; parallel architectures; pipeline processing; reduced instruction set computing; C400; CLIPPER architecture; computational performance; deep floating-point pipelines; instruction-level parallelism; pipeline structure; superscalar dispatch; Ceramics; Computer architecture; Delay; Hardware; Memory management; Packaging; Pipelines; Reduced instruction set computing; Registers; Silicon;
Conference_Titel :
Compcon Spring '91. Digest of Papers
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-8186-2134-6
DOI :
10.1109/CMPCON.1991.128814