Title :
Frequency domain testing of general purpose processors at the instruction execution level
Author :
Venkateswaran, N. ; Bharath, Krishna
Author_Institution :
Waran Res. Foundation, Xx, India
Abstract :
In this paper, we put forth a novel frequency domain BIST approach towards instruction execution level testing. This BIST scheme employs number theoretic transform to obtain the spectrum of the control sequences (generated by the processor control unit, the Finite State Machine) of the instructions during execution to detect stuck-at and transient faults and weak logic signals. The scheme involves four level logic to detect weak-0 and weak-1 logic signals. Weak signals lead to degradation of the noise margin, particularly in DSM technology based multi-GHz processors. This novel concept is verified by simulation using FSM benchmark circuits. The four level logic has been successfully simulated in Spice, and the results have been presented. Near 100% fault coverage has been achieved. The overall functioning of this test scheme to detect transient faults and signal integrity faults is also shown.
Keywords :
built-in self test; circuit simulation; digital signal processing chips; fault simulation; finite state machines; frequency-domain analysis; integrated circuit testing; integrated logic circuits; logic testing; mixed analogue-digital integrated circuits; FSM benchmark circuits; deep submicron technology; finite state machine benchmark circuits; frequency domain BIST; frequency domain built-in self test; general purpose processors; instruction execution level; noise margin degradation; processor control unit; signal integrity faults; stuck-at faults; transient faults; weak logic signals; Built-in self-test; Circuit faults; Circuit simulation; Electrical fault detection; Fault detection; Frequency domain analysis; Logic; Signal generators; Signal processing; Testing;
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
DOI :
10.1109/DELTA.2004.10065