DocumentCode :
2841439
Title :
System-level metrics for hardware/software architectural mapping
Author :
Ferrandi, Fabrizio ; Lanzi, Pierluca ; Sciuto, Donatella ; Tanelli, Mara
Author_Institution :
Dipt. di Elettronica e Inf., Politecnico di Milano, Italy
fYear :
2004
fDate :
28-30 Jan. 2004
Firstpage :
231
Lastpage :
236
Abstract :
The current trend in Embedded Systems (ES) design is moving towards the integration of increasingly complex applications on a single chip, while having to meet strict market demands which force to face always shortening design times. In general, the ideal design methodology shall support the exploration of the highest possible number of alternatives (in terms of HW-SW architectures) starting in the early design stages as this will prevent costly correction efforts in the deployment phase. The present paper will propose a new methodology for tackling the design exploration problem, with the aim of providing a solution in terms of optimal partitioning with respect of the overall system performance.
Keywords :
computer architecture; embedded systems; software architecture; software metrics; software performance evaluation; systems analysis; HW-SW architectures; communication performance estimation; embedded systems design; hardware performance estimation; hardware/software architectural mapping; optimal partitioning; software performance estimation; system level metrics; Application software; Computer architecture; Delay estimation; Design methodology; Embedded system; Hardware; Modeling; Performance analysis; Software performance; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
Type :
conf
DOI :
10.1109/DELTA.2004.10060
Filename :
1409845
Link To Document :
بازگشت