Title :
Research on a Low Power Test Generator about Integrated Circuits
Author :
Wang, Yi ; Xu, Gui-juan
Author_Institution :
Coll. of Phys. & Electron. Sci., Guizhou Normal Univ., Guiyang, China
Abstract :
With CMOS device into the stage of very deep-submicron, testing power has been an important problem in the VLSI design. In this paper, sources of power consumption for CMOS devices are analyzed and the low power consumption test vector generator of the COMS device is introduced. In order to reduce the switching activity rate of internal nodes in circuit-under-test (CUT), and raise the correlation between testing vector, approaches test vector generator based on the Random Single Input Change (RSIC) test theory and based on a configurable 2D-LFSR are proposed, which can reduce the switching activity rate of nodes in circuit-under-test to realize low power consumption during testing, especially suitable for BIST of COMS device.
Keywords :
CMOS integrated circuits; VLSI; automatic test pattern generation; built-in self test; integrated circuit design; integrated circuit testing; low-power electronics; BIST; CMOS device; COMS device; CUT; RSIC test theory; VLSI design; circuit-under-test; configurable 2D-LFSR; deep-submicron; integrated circuits; internal nodes; low power consumption test vector generator; low power test generator; random single input change test theory; switching activity rate; testing power; testing vector; Built-in self-test; CMOS integrated circuits; Educational institutions; Power demand; Strontium; Vectors; Configurable 2D-LFSR; Integrated circuit testing; Low power consumption testing; Random single input change; Testing vector generator;
Conference_Titel :
Information and Computing Science (ICIC), 2012 Fifth International Conference on
Conference_Location :
Liverpool
Print_ISBN :
978-1-4673-1985-0
DOI :
10.1109/ICIC.2012.46