• DocumentCode
    2844294
  • Title

    VLSI Implementation of Wavelet Based Robust Image Watermarking Chip

  • Author

    Lad, T.C. ; Darji, A.D. ; Merchant, S.N. ; Chandorkar, A.N.

  • Author_Institution
    Electron. Eng. Dept., Sadar Vallabhbhai Nat. Inst. of Technol., Surat, India
  • fYear
    2011
  • fDate
    19-21 Dec. 2011
  • Firstpage
    56
  • Lastpage
    61
  • Abstract
    Progress in the digital multimedia technologies during last decade has offered many facilities in the transmission, reproduction and manipulation of data. However, this advance has also brought the problem such as copyright protection for content providers. Digital watermarking is proposed solution for copy right protection for multimedia. The goal of hardware assisted watermarking is to achieve low power usage, real-time performance, reliability, and ease of integration with existing consumer electronic devices. The main objective of this paper is to propose very large scale integration (VLSI) architecture for robust and blind image watermarking chip. Watermarking architecture synthesized using Xilinx´s ISE for field-programmable gate array (FPGA). For custom integrated chip layout design we use Synopsys´s Design Vision and Cadence´s SOC Encounter tool. The proposed architecture of watermarking chip requires less area (0.067 mm2), power (3.75 mW) and embedding can be done real time so, it can be integrated in any image acquisition device.
  • Keywords
    VLSI; consumer electronics; field programmable gate arrays; image watermarking; system-on-chip; FPGA; SOC; VLSI; Xilinx´s ISE; consumer electronic devices; digital multimedia technologies; field-programmable gate array; image acquisition device; very large scale integration; wavelet based robust image watermarking chip; Field programmable gate arrays; Generators; Hardware; Quantization; Random access memory; Read only memory; Watermarking; Register transfer level (RTL); average significance difference; haar wavelet; robust image watermarking; watermarking chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic System Design (ISED), 2011 International Symposium on
  • Conference_Location
    Kochi, Kerala
  • Print_ISBN
    978-1-4577-1880-9
  • Type

    conf

  • DOI
    10.1109/ISED.2011.67
  • Filename
    6117326