DocumentCode :
2844465
Title :
High-performance reduced-size 70–80 GHz CMOS branch-line hybrid using CPW and CPWG guided-wave structures
Author :
Shopov, Stefan ; Amaya, Rony E. ; Rogers, John W M ; Plett, Calvin
Author_Institution :
Department of Electronics, Carleton University, Ottawa, ON, Canada
fYear :
2012
fDate :
17-22 June 2012
Firstpage :
1
Lastpage :
3
Abstract :
A folding technique is proposed to reduce the size of CPW based branch-line couplers without compromising their electrical characteristics. The technique is used to fabricate a high-performance 90° 70–80 GHz hybrid coupler in 130-nm CMOS with a 35% layout area reduction. Grounded coplanar waveguide (CPWG) based structures are used for the low impedance lines while complying with the CMOS metal spacing and width layout rules. Experimental measurements across the bandwidth show a maximum insertion loss of 1.4 dB, an amplitude imbalance less than 0.6 dB, a phase imbalance less than 2°, and an input return loss greater than 19.5 dB. The coupler footprint is 0.203 mm2.
Keywords :
Bandwidth; CMOS integrated circuits; Coplanar waveguides; Couplers; Layout; Loss measurement; Transmission line measurements; CMOS; CPW; CPWG; branch-line hybrid; coupler; millimeter-wave; size reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest (MTT), 2012 IEEE MTT-S International
Conference_Location :
Montreal, QC, Canada
ISSN :
0149-645X
Print_ISBN :
978-1-4673-1085-7
Electronic_ISBN :
0149-645X
Type :
conf
DOI :
10.1109/MWSYM.2012.6258261
Filename :
6258261
Link To Document :
بازگشت