DocumentCode :
2844708
Title :
Statistical Blockade Method for Fast Robustness Estimation and Compensation of Nano-CMOS Arithmetic Circuits
Author :
Sun, Luo ; Mathew, Jimson ; Pradhan, Dhiraj K. ; Mohanty, Saraju P.
Author_Institution :
Dept. of Comput. Sci., Univ. of Bristol, Bristol, UK
fYear :
2011
fDate :
19-21 Dec. 2011
Firstpage :
194
Lastpage :
199
Abstract :
The challenges for nano-CMOS based design engineers have been aggravated due to the introduction of variability into the design phase. One of the ways to understand the circuit behaviors under process variation is to analyze the rare events that may be originated due to such process variation. A method named Statistical Blockade (SB) has been proposed to estimate the rare events statistics especially for high-replication circuits. It has shown much faster speed than traditional exhaustive Monte Carlo simulation. The full Monte Carlo simulation may estimate the tolerant ability for the designs of different CMOS logic styles by estimating the statistics (e.g. mean, variance, and standard deviation) of the circuit specification. However, it is immensely computationally expensive, can be infeasible for large circuits, and may consume significant man hours in the ever shortening time-to-market. Therefore, the fast robustness comparison for different designs are performed with Intelligent Statistical Blockade (ISB) method. In the ISB method, the tail part of the whole distribution is used in estimation, thereby saving time. In this paper, the ISB method is proposed to compare arithmetic circuits designs. An adder with different logic styles is considered as an example of arithmetic circuit. The novel method with ISB shows much faster than standard Monte Carlo simulation. Furthermore, for the chosen design which is proved to be robust even in worst-case, the optimal body bias voltage is applied to improve the performance and power while reducing the variability with Adaptive Body Bias (ABB) technique.
Keywords :
CMOS digital integrated circuits; adders; nanoelectronics; adaptive body bias technique; adder; fast robustness estimation; nanoCMOS arithmetic circuit; statistical blockade method; Adders; Analytical models; Computational modeling; Delay; Logic gates; Monte Carlo methods; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2011 International Symposium on
Conference_Location :
Kochi, Kerala
Print_ISBN :
978-1-4577-1880-9
Type :
conf
DOI :
10.1109/ISED.2011.64
Filename :
6117350
Link To Document :
بازگشت