Title : 
Simultaneous switching noise in CMOS VLSI circuits
         
        
            Author : 
Bobba, S. ; Hajj, I.N.
         
        
            Author_Institution : 
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
         
        
        
        
        
        
            Abstract : 
In this paper, we present techniques for estimating the worst-case voltage variations in the power distribution network due to switching of I/O buffers or internal logic circuits in a small time interval. We refer to these voltage variations as the simultaneous switching noise (SSN). We present simulation results to show that a relative skew in the switching time can dramatically increase the SSN due to I/O buffers with dissimilar loads. We also present a constraint graph based technique that accounts for logic dependencies between switching elements to obtain accurate estimates of the worst-case SSN due to internal logic circuits. Comparisons with SPICE simulations are presented to validate our approach
         
        
            Keywords : 
CMOS integrated circuits; VLSI; buffer circuits; circuit simulation; graphs; integrated circuit noise; mixed analogue-digital integrated circuits; optimisation; CMOS VLSI circuits; I/O buffers; SPICE simulation; constraint graph; internal logic circuits; logic dependencies; power distribution network; relative skew; simulation; simultaneous switching noise; small time interval; switching time; voltage variations; worst-case voltage variations; CMOS logic circuits; Circuit noise; Crosstalk; Logic circuits; Logic devices; Power systems; Surges; Switching circuits; Very large scale integration; Voltage;
         
        
        
        
            Conference_Titel : 
Mixed-Signal Design, 1999. SSMSD '99. 1999 Southwest Symposium on
         
        
            Conference_Location : 
Tucson, AZ
         
        
            Print_ISBN : 
0-7803-5510-5
         
        
        
            DOI : 
10.1109/SSMSD.1999.768583