Title :
Low power analog fuzzy logic processor
Author :
Fujii, R.H. ; Hoshi, E.
Author_Institution :
Aizu Univ., Tsuruga, Japan
Abstract :
The design and analysis of the consequent and defuzzifier units of a fuzzy logic processor is presented. The circuits have been simulated using BSIM3 parameters for a 0.8 μm CMOS process and utilize the sub-threshold mode of operation of transistors for extremely low power consumption. Design emphasis has been placed on the consequent and defuzzification units because the complexity of computations as well as the concomitant delays indicated that optimizations in these units would improve the overall performance of the processor. Simulation results have shown that power consumption in these two units average about 250 μW and the maximum operating frequency is in the hundreds of kHz
Keywords :
CMOS analogue integrated circuits; VLSI; analogue processing circuits; circuit simulation; delays; fuzzy logic; integrated circuit design; low-power electronics; 0.8 micron; 250 muW; BSIM3 parameters; CMOS process; analog fuzzy logic processor; consequent units; defuzzifier units; delays; low power consumption; operating frequency; sub-threshold mode; CMOS process; Computational modeling; Energy consumption; Fuzzy logic; Fuzzy sets; MOSFETs; Nonlinear control systems; Process control; Shape; Very large scale integration;
Conference_Titel :
Mixed-Signal Design, 1999. SSMSD '99. 1999 Southwest Symposium on
Conference_Location :
Tucson, AZ
Print_ISBN :
0-7803-5510-5
DOI :
10.1109/SSMSD.1999.768599