DocumentCode :
2846833
Title :
New time to digital converter, signal processing, data acquisition, calibration and test hardware for RatCAP
Author :
Junnarkar, Sachin S. ; Fried, Jack ; Southekal, Sudeepti ; Maramraju, Sri Harsha ; Pratte, Jean-Francois ; Connor, Paul O. ; Radeka, Veljko ; Vaska, Paul ; Woody, Craig ; Schlyer, David ; Fontaine, Réjean
Author_Institution :
Brookhaven Nat. Lab., Upton
Volume :
6
fYear :
2007
fDate :
Oct. 26 2007-Nov. 3 2007
Firstpage :
4597
Lastpage :
4601
Abstract :
Altera Stratix II family Field Programmable Gate Array (FPGA) based realization of the 12 channel Time to Digital Converter (TDC), address serial decoder and PCI based DAQ system for the next generation of Rat Conscious Animal PET (RatCAP) is presented in detail. TDC realization approach using an FPGA is further investigated and resulting circuits are characterized. Previous generation RatCAP TDC characteristics are shown for comparison. TDC circuits were realized as a two stage solution. First stage of coarse TDC component consisted of binary counter running at system clock speed of 100 MHz, giving 10 ns resolution. Second stage of fine TDC component was realized to achieve sub nano second resolution with 625 ps LSB. Routing delays between Logic Array Blocks (LAB) combined with propagation delay of logic cells called LCELL were used to generate different clock phases, to achieve sub clock speed resolution TDC. Altera LogicLock toolset and assignment based approach were used for replicable and tighter placements of the supporting logic to achieve the required timing performance. PCI based custom designed board with two banks of Static Random Access Memory (SRAM) constituted the DAQ and control electronics. Test results with full 12 blocks, RatCAP front end electronics are presented. TDC realization and characterization is discussed in details.
Keywords :
SRAM chips; analogue-digital conversion; biomedical electronics; biomedical equipment; calibration; data acquisition; decoding; field programmable gate arrays; positron emission tomography; 12 channel time to digital converter; Altera LogicLock toolset; Altera Stratix II family; FPGA; PCI based DAQ system; PCI based custom designed board; RatCAP TDC characteristics comparison; RatCAP front end electronics; SRAM; TDC circuits realization; TDC realization approach; address serial decoder; binary counter; coarse TDC component; data acquisition; field programmable gate array based realization; frequency 100 MHz; logic array blocks; logic cells; propagation delay; rat conscious animal PET; routing delays; signal processing; static random access memory; sub clock speed resolution; sub nano second resolution; time 10 ns; time 625 ps; Calibration; Circuits; Clocks; Data acquisition; Digital signal processing; Field programmable gate arrays; Hardware; Logic arrays; Propagation delay; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2007. NSS '07. IEEE
Conference_Location :
Honolulu, HI
ISSN :
1095-7863
Print_ISBN :
978-1-4244-0922-8
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2007.4437132
Filename :
4437132
Link To Document :
بازگشت