Title :
A 1V 10-Bit 400MS/s Current-Steering D/A Converter in 90-nm CMOS
Author :
Yu, Chueh-Hao ; Chen, Wen-Hui ; Li, Day-Uei ; Huang, Wan-Ju
Author_Institution :
STC/Ind. Technol. Res. Inst., Hsinchu
Abstract :
This paper presents the design of a 90 nm CMOS 1 V 10-bit 400MS/s digital-to-analog converter. Current-steering architecture segmented into 6 MSB unary and 4 LSB binary-weighted cells is employed for high-speed operations. The low voltage design with a large differential full-scale output voltage 0.5 Vpp is presented. The post-layout simulation results show that the SFDR and ENOB are 64.4 dB and 9.36 bit respectively with a full-scale 10.15 MHz input at 400 MS/s. This chip operates at a 1 V supply for the DAC core and 2.5 V for I/O interface and is fabricated in a 90 nm CMOS technology. Its active area is 0.51 x 0.55 mm2.
Keywords :
CMOS digital integrated circuits; digital signal processing chips; digital-analogue conversion; large scale integration; low-power electronics; nanoelectronics; CMOS technology; D/A converter; I/O interface; LSB binary-weighted cells; MSB unary-weighted cells; current-steering architecture; digital-to-analog converter; low voltage design; size 90 nm; CMOS technology; Clocks; Decoding; Digital circuits; Driver circuits; Impedance; Latches; Low voltage; Switching circuits; Wireless communication;
Conference_Titel :
VLSI Design, Automation and Test, 2007. VLSI-DAT 2007. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
1-4244-0583-1
Electronic_ISBN :
1-4244-0583-1
DOI :
10.1109/VDAT.2007.373232