DocumentCode :
2848484
Title :
An Efficient Design-for-Testability Scheme for Motion Estimation in H.264/AVC
Author :
Wu, Tung-Hsing ; Tsai, Yi-Lin ; Chang, Soon-Jyh
Author_Institution :
Nat. Cheng Kung Univ., Tainan
fYear :
2007
fDate :
25-27 April 2007
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a complete analysis for the input combinations of balanced and unbalanced adder trees based on C-testability conditions is presented. Based on the analysis, a simple and efficient design-for-testability scheme is proposed to implement the testable design for motion estimation (ME) circuit in H.264/AVC. The proposed testable scheme is applied to bit-level regular arrangement for the variable-block-size ME architecture. It guarantees 100% fault coverage with only 8 sets of test patterns. The proposed circuit design was synthesized with TSMC 0.13 mum technology. Simulation results show that the proposed design only increases about 6.5% area overhead compared to the original ME circuit with acceptable timing penalty.
Keywords :
adders; design for testability; integrated circuit design; integrated circuit testing; motion estimation; video coding; C-testability conditions; H.264-AVC; TSMC technology; adder trees; bit-level regular arrangement; design-for-testability scheme; motion estimation; on-chip test pattern generator; size 0.13 mum; variable-block-size architecture; Adders; Automatic voltage control; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Logic arrays; Logic testing; Motion estimation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2007. VLSI-DAT 2007. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
1-4244-0583-1
Electronic_ISBN :
1-4244-0583-1
Type :
conf
DOI :
10.1109/VDAT.2007.373255
Filename :
4239447
Link To Document :
بازگشت