DocumentCode :
2850696
Title :
Power gating technique in pacemaker design on FPGA
Author :
Hoang Trang ; Le Trung Khoa
Author_Institution :
Univ. of Technol., Ho Chi Minh City, Vietnam
fYear :
2012
fDate :
10-12 Oct. 2012
Firstpage :
14
Lastpage :
18
Abstract :
This study presents power gating techniques to reduce the power consumption in pacemaker device. A novel structure based on power technique in pacemaker device is presented. Experimental results in power reduction and cost overhead by using proposed structure are given. The result in saving power consumption-up to 25%- would be promising because the structure could last usage time of pacemaker device longer than normal structure. However, the cost overhead appears but is smaller than 0.65% in indicators of logic element, combinational function, and logic register.
Keywords :
field programmable gate arrays; pacemakers; power consumption; FPGA; combinational function; logic element; logic register; pacemaker design; power consumption saving; power gating method; Field programmable gate arrays; Monitoring; Pacemakers; Power measurement; FPGA; Power gating; cost overhead; low power design; pacemaker;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Technologies for Communications (ATC), 2012 International Conference on
Conference_Location :
Hanoi
ISSN :
2162-1020
Print_ISBN :
978-1-4673-4351-0
Type :
conf
DOI :
10.1109/ATC.2012.6404219
Filename :
6404219
Link To Document :
بازگشت