Title :
A new self-organisation strategy for floorplan design
Author :
Jiang, Jun Wei ; Jabri, Marwan
Author_Institution :
Dept. of Electr. Eng., Sydney Univ., NSW, Australia
Abstract :
Floorplanning of VLSI circuits is a complex combinatorial problem. A floorplanning approach based on space mapping is presented. The mapping is considered as a weighted projection between two spaces, input circuit description space and output floorplan space, with the projection between the two being carried out by a self-organizing process based on Kohonen´s self-organizing networks. The technique was implemented and tested on difficult benchmarks floorplanning problem producing good results. Optimization and floorplan solution production is achieved by the means of weighted projection with the weights computed in a self-organizing manner
Keywords :
VLSI; circuit layout CAD; self-organising feature maps; VLSI circuits; circuit description space; floorplan design; floorplan space; optimisation; self-organisation strategy; self-organizing networks; space mapping; weighted projection; Artificial neural networks; Circuit testing; Design automation; Design engineering; Encoding; Flexible printed circuits; Integrated circuit interconnections; Neurons; Systems engineering and theory; Very large scale integration;
Conference_Titel :
Neural Networks, 1992. IJCNN., International Joint Conference on
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-0559-0
DOI :
10.1109/IJCNN.1992.226937