DocumentCode :
2851334
Title :
Generation of Power-Constrained Scan Tests and Its Difficulty
Author :
Iwagaki, Tsuyoshi ; Ohtake, Satoshi
Author_Institution :
Japan Adv. Inst. of Sci. & Technol., Ishikawa
fYear :
2007
fDate :
16-18 Dec. 2007
Firstpage :
71
Lastpage :
76
Abstract :
This paper proposes a test generation framework to generate stuck-at tests for a scan circuit under both peak shift and capture power limits. A concept of "complete fault efficiency under a power budget" is introduced, and it is pointed out that existing test-generation-based techniques for test power lack this completeness. Some analytical data obtained by using the proposed framework are presented to show the difficulty of generating test patterns that meet given limits for shift-in, shift-out and capture power, simultaneously. To relax the difficulty, this paper also describes a heuristic procedure using a cone analysis that definitely derives scan tests with low shift-in power and that reduces the search space during test generation. From the point of view discussed in this paper, further work should be undertaken in the future.
Keywords :
automatic test pattern generation; digital integrated circuits; integrated circuit testing; cone analysis; heuristic procedure; peak power; power-constrained scan tests; scan circuit; stuck-at tests; test generation framework; test patterns; Circuit faults; Circuit testing; Cities and towns; Data analysis; Electronic mail; Information science; Manufacturing; Power dissipation; Power generation; Test pattern generators; complete fault efficiency under a power budget; cone analysis; peak power; power-constrained test generation; scan circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop, 2007. IDT 2007. 2nd International
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1824-4
Electronic_ISBN :
978-1-4244-1825-1
Type :
conf
DOI :
10.1109/IDT.2007.4437432
Filename :
4437432
Link To Document :
بازگشت