Title : 
Adopting the Scan Approach for a Fault Tolerant Asynchronous Clock Generation Circuit
         
        
            Author : 
Handl, T. ; Steininger, A. ; Kempf, G.
         
        
            Author_Institution : 
Tech. Univ. Wien, Vienna
         
        
        
        
        
        
            Abstract : 
We describe the test concept for a clock generation unit that implements one instance of a distributed agreement algorithm, in hardware. The challenge of testing this unit lies in its asynchronous nature. We propose a suitable partitioning of the self-timed circuit and the introduction of two scan chains whose operation is carefully interlocked. In this way we can achieve a coverage of 100% for single stuck-at faults with very low overheads in term of speed penalty and test pins.
         
        
            Keywords : 
asynchronous circuits; fault tolerance; distributed agreement algorithm; fault tolerant asynchronous clock generation circuit; scan approach; self-timed circuit; speed penalty; test pins; Aerospace testing; Circuit faults; Circuit testing; Clocks; Fault tolerance; Fault tolerant systems; Hardware; Pipelines; Signal processing; Synchronization;
         
        
        
        
            Conference_Titel : 
Design and Test Workshop, 2007. IDT 2007. 2nd International
         
        
            Conference_Location : 
Cairo
         
        
            Print_ISBN : 
978-1-4244-1824-4
         
        
            Electronic_ISBN : 
978-1-4244-1825-1
         
        
        
            DOI : 
10.1109/IDT.2007.4437442