DocumentCode :
2853084
Title :
PMScan : A power-managed scan for simultaneous reduction of dynamic and leakage power during scan test
Author :
Devanathan, V.R. ; Ravikumar, C.P. ; Mehrotra, Rajat ; Kamakoti, V.
Author_Institution :
Texas Instrum. India Pvt. Ltd., Bangalore
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
9
Abstract :
In sub-70 nm technologies, leakage power becomes a significant component of the total power. Designers address this concern by extensive use of adaptive voltage scaling techniques to reduce dynamic as well as leakage power. Low-power scan test schemes that have evolved in the past primarily address dynamic power reduction, and are less effective in reducing the total power. We propose a power-managed scan (PMScan) scheme which exploits the presence of adaptive voltage scaling logic to reduce test power. We also discuss some practical implementation challenges that arise when the proposed scheme is employed on industrial designs. Experimental results on benchmark circuits and industrial designs show a significant reduction in dynamic and leakage power. The proposed method can also be used as a vehicle to trade-off test application time with test power by suitably adjusting the scan shift frequency and scan-mode power supplies.
Keywords :
leakage currents; logic testing; low-power electronics; PMScan; adaptive voltage scaling; dynamic power reduction; leakage power; power-managed scan; scan test; simultaneous reduction; Circuit testing; Dynamic voltage scaling; Energy management; Frequency; Logic testing; Power dissipation; Power supplies; Temperature dependence; Threshold voltage; Vehicle dynamics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437598
Filename :
4437598
Link To Document :
بازگشت