DocumentCode :
2853174
Title :
Tree-height minimization in pipelined architectures
Author :
Hartley, R. ; Casavant, A.
Author_Institution :
General Electric Res. & Dev. Center, Schenectady, NY, USA
fYear :
1989
fDate :
5-9 Nov. 1989
Firstpage :
112
Lastpage :
115
Abstract :
A method of tree-height minimization for networks of commutative and associative operators is proposed. An algorithm is described for minimizing latency and shimming delays in a synchronous data-flow architecture such as that used in pipelined or bit- or digit-serial computation. The algorithm rearranges operator trees to meet the joint goals, often allowing otherwise impossible scheduling constraints to be met. It may also be applied to word-parallel pipelined architectures to optimize operator trees within pipelined stages. The method is evaluated by testing it on several filter examples for which it finds optimal network topologies and schedules.<>
Keywords :
minimisation; parallel architectures; pipeline processing; trees (mathematics); algorithm; associative operators networks; bit-serial computation; commutative operators networks; digit-serial computation; latency minimization; network topologies; operator trees; pipelined computation; scheduling constraints; shimming delays minimization; synchronous data-flow architecture; tree-height minimization; word-parallel pipelined architectures; Adders; Circuit topology; Clocks; Computer architecture; Delay; Minimization; Network topology; Optimal scheduling; Scheduling algorithm; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
Type :
conf
DOI :
10.1109/ICCAD.1989.76916
Filename :
76916
Link To Document :
بازگشت