Title :
Automated handling of programmable on-product clock generation (OPCG) circuitry for delay test vector generation
Author :
Uzzaman, Anis ; Li, Bibo ; Snethen, Tom ; Keller, Brion ; Grise, Gary
Author_Institution :
Cadence Design Syst. Inc., Endicott, NY
Abstract :
Although on-product clock generation (OPCG) has been used for many years, often in conjunction with logic and memory BIST, it has usually been a very manual process to identify the cut-points and the OPCG behavior to ATPG tools so they can avoid dealing directly with the OPCG logic. To support programmable OPCG logic in an ASIC methodology flow required us to find a way to automate the handling of the OPCG logic and the various clocking sequences it can produce. This paper describes how we provide a means for dealing with the programmable aspects of OPCG for use during ATPG and shows some results.
Keywords :
clocks; programmable logic devices; ATPG tools; clocking sequences; delay test vector generation; programmable OPCG logic; programmable on-product clock generation circuitry; Automatic test pattern generation; Automatic testing; Circuit testing; Clocks; Delay effects; Frequency; Logic design; Logic testing; Phase locked loops; Pulse generation;
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
DOI :
10.1109/TEST.2007.4437610