DocumentCode :
2853545
Title :
California scan architecture for high quality and low power testing
Author :
Cho, Kyoung Youn ; Mitra, Subhasish ; McCluskey, Edward J.
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
10
Abstract :
This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don´t-care bits. Scan shift-in patterns have their don´t-care bits assigned using the repeat-fill technique, reducing switching activity during the scan shift-in operation; the scan shift-in patterns are altered to toggle-fill patterns when they are applied to the combinational logic, improving defect coverage.
Keywords :
automatic test pattern generation; combinational circuits; integrated circuit testing; logic design; low-power electronics; ATPG tool; California scan architecture; combinational logic; high quality testing; low power testing; repeat-fill technique; scan shift-in pattern; test application process; Automatic test pattern generation; Benchmark testing; Circuit faults; Circuit testing; Computer architecture; Cyclic redundancy check; Energy consumption; Logic testing; Power engineering computing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437634
Filename :
4437634
Link To Document :
بازگشت