Title :
Design and VLSI architecture of wave digital filters with short signed digit coefficients
Author :
Summerfield, S. ; Wicks, A.J. ; Lawson, S.S.
Author_Institution :
Dept. of Eng., Warwick Univ., Coventry, UK
Abstract :
The low-roundoff-noise properties of wave digital filters have known and desirable properties with respect to their realization with short coefficient wordlengths. The authors seek realizations with coefficients that are restricted to a particular form; the aim is to minimize the number of levels of addition required in the implementation of the two-port adaptor equations. Various types of short-word length signed-digit coefficients are investigated. A pole-zero analysis method gives an indication of the range of specifications that can be met for each type. A useful four-digit form is identified, and a four-level architecture for the associated two-port adaptor is developed. Direct and bit-level pipelined techniques are examined for its implementation. It is concluded that low-latency, high-clock-rate adaptors that can be employed in filters for high-performance applications can be designed with this method
Keywords :
VLSI; pipeline processing; poles and zeros; roundoff errors; wave digital filters; VLSI architecture; WDF; bit-level pipelined techniques; direct pipelined technique; four-digit form; four-level architecture; high-clock-rate adaptors; low latency adaptor; low-roundoff-noise properties; pole-zero analysis method; short coefficient wordlengths; short signed digit coefficients; two-port adaptor equations; wave digital filters; Arithmetic; Band pass filters; Clocks; Delay; Digital filters; Equations; Lattices; Poles and zeros; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
DOI :
10.1109/ISCAS.1992.229964