Title :
Power-aware test: Challenges and solutions
Author_Institution :
Texas Instrum. India Pvt. Ltd., Bangalore
Abstract :
Power-aware test is increasingly becoming a major manufacturing test consideration due to the problems of increased power dissipation in various test modes as well as test implications that arise due to the usage of various low-power design technologies in devices today. Several challenges emerge for test engineers and test tool developers, including (and not restricted to) understanding of various concerns associated with power-aware test, development of power-aware design-for-test (DFT), automatic test pattern generation (ATPG) techniques, and test power analysis flows, evaluation of their efficacy and ensuring easy/rapid deployment. This paper highlights concerns and challenges in power-aware test, surveys various practices drawn from both academia and industry, and points out critical gaps that need to be addressed in the future.
Keywords :
automatic test pattern generation; design for testability; integrated circuit design; integrated circuit testing; low-power electronics; power aware computing; automatic test pattern generation; design-for-test; integrated circuits; manufacturing test; power-aware test; test power analysis flows; Automatic test pattern generation; Automatic testing; Circuit testing; Energy consumption; Frequency; Integrated circuit testing; Logic testing; Power dissipation; Power engineering and energy; System testing;
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
DOI :
10.1109/TEST.2007.4437660