DocumentCode :
285481
Title :
Using adjacent sampling for error correcting analog-to-digital converters
Author :
Hummels, D.M. ; Irons, F.H. ; Kennedy, S.P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Maine Univ., Orono, ME, USA
Volume :
2
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
589
Abstract :
The authors address the use of neighboring samples to linearize the behavior of high-speed flash analog-to-digital converters (ADCs). A novel converter architecture is proposed in which a single flash comparator bank and dual latch/encoder stages allow samples to be taken at intervals much smaller than the sampling period. The result is a calibration/compensation procedure which is less sensitive to calibration frequency than are previous schemes. Using two TRW-1025 converters to implement the architecture shows an improvement in the spurious free dynamic range of between 10 dB and 20 dB over the majority of the Nyquist band
Keywords :
analogue-digital conversion; calibration; compensation; error correction; adjacent sampling; calibration frequency; compensation procedure; converter architecture; dual latch/encoder stages; error correcting; flash comparator bank; high speed flash ADC; neighboring samples; spurious free dynamic range; Analog-digital conversion; Calibration; Computer errors; Degradation; Error correction; Frequency conversion; Frequency estimation; Iron; Phase estimation; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230123
Filename :
230123
Link To Document :
بازگشت