DocumentCode :
2854933
Title :
Mixed-mode simulation of compiled VHDL programs
Author :
Acosta, R.D. ; Smith, S.P. ; Larson, J.
Author_Institution :
Microelectron. & Comput. Technol. Corp., Austin, TX, USA
fYear :
1989
fDate :
5-9 Nov. 1989
Firstpage :
176
Lastpage :
179
Abstract :
The VHSIC hardware description language (VHDL) supports the hierarchical design, documentation, and simulation of a wide range of digital system abstractions. VHDL, however, is often cited as difficult to use and inefficient for simulating designs below the gate level. The authors present the mixed-mode simulation facilities of a VHDL system that overcome this limitation by effectively merging gate and switch primitive evaluation routines with VHDL processes. A high-performance mixed-mode simulation capability is achieved through integrated approaches to interface compilation, data structuring, and implementation of the simulation cycle. Several experimental results serve as preliminary justification for this methodology.<>
Keywords :
VLSI; circuit CAD; digital integrated circuits; digital simulation; program compilers; specification languages; VHSIC hardware description language; compiled VHDL programs; data structuring; documentation; hierarchical design; interface compilation; mixed-mode simulation; very high speed IC; Analytical models; Circuit simulation; Computational modeling; Design automation; Documentation; Hardware design languages; Microelectronics; Object oriented modeling; Switches; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
Type :
conf
DOI :
10.1109/ICCAD.1989.76930
Filename :
76930
Link To Document :
بازگشت