DocumentCode :
285509
Title :
Pipelining method without global communications for relaxation-based processor
Author :
Shimizu, Naohiko ; Cheng, Gui-Xin ; Tanaka, Mamoru
Author_Institution :
Fac. of Sci. & Technol., Sophia Univ., Tokyo, Japan
Volume :
2
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
673
Abstract :
Describes a hardware which accelerates relaxation-based circuit analysis: Sophia relaxation-based accelerating processor (SRAP). Unlike other multiprocessors, SRAP does not share subcircuits with the corresponding processor elements (PEs), but each PE calculates all nodes of the circuit. For this processor the authors extend Gauss-Siedel (GS) calculation such that each PE works as a pipeline. The method considered requires no global communications between PEs except for the convergence decision and initial set ups. The method is well suited for massively parallel processing. To calculate all nodes of the circuit it requires more memory than conventional multiprocessors, but its communication cost will be cheaper. Additionally, the authors use a SPICE-based relaxation circuit analyzer-SRP (Sophia relaxation program), and evaluate accelerating ratios for ECL (emitter coupled logic), TTL (transistor transistor logic), CMOS adder, and NMOS SRAMs. Four to five times speedup with 8 PEs is achieved. For a ladder or mesh circuit which is represented by the differential Laplace equation, almost linear characteristics of multiprocessor speedup are achieved
Keywords :
CMOS integrated circuits; MOS integrated circuits; SPICE; SRAM chips; circuit analysis computing; emitter-coupled logic; pipeline processing; relaxation theory; transistor-transistor logic; CMOS; ECL; Gauss-Siedel calculation; NMOS; SPICE-based relaxation circuit analyzer; SRAMs; SRAP; Sophia relaxation-based accelerating processor; TTL; accelerating ratios; adders; communication cost; differential Laplace equation; massively parallel processing; mesh circuit; pipeline; processor elements; relaxation-based circuit analysis; relaxation-based processor; Acceleration; CMOS logic circuits; Circuit analysis; Convergence; Gaussian processes; Global communication; Hardware; Parallel processing; Pipeline processing; Uninterruptible power systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230162
Filename :
230162
Link To Document :
بازگشت