DocumentCode :
2855184
Title :
Power grid analysis on parallel computing platforms
Author :
Dash, Satyabrata ; Bangera, Vivek ; Patkar, Sachin B. ; Trivedi, Gaurav
Author_Institution :
Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
fYear :
2015
fDate :
21-22 April 2015
Firstpage :
89
Lastpage :
93
Abstract :
Due to extremely large size of power grid networks, the realistic simulation of VLSI power distribution network (power grid analysis) is computationally intensive both in terms of runtime and memory. The ongoing trends in technology scaling imply to design fast and power efficient circuits. With smaller feature sizes and variability in silicon, it has become a challenging task to design and analyze a reliable power distribution network inside a chip for correct logical functioning of an electronic circuit. In order to analyze a power grid network accurately and efficiently, a suitable computing environment and a correct technique need to be adopted. This work presents a parallel technique based on random walk algorithm using parallel computing environments like Intel Xeon Phi and Graphics Processing Unit. The proposed method has shown speedup of 55 and 67 folds as compared to its sequential version while analyzing a power grid network having 25 million nodes on Intel Xeon Phi co-processor and Graphics Processing Unit (GPU) respectively.
Keywords :
graphics processing units; power grids; power system analysis computing; GPU; Intel Xeon Phi coprocessor; graphics processing unit; parallel computing platforms; power grid analysis; power grid network; random walk algorithm; Algorithm design and analysis; Benchmark testing; Graphics processing units; Mathematical model; Power grids;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radioelektronika (RADIOELEKTRONIKA), 2015 25th International Conference
Conference_Location :
Pardubice
Print_ISBN :
978-1-4799-8117-5
Type :
conf
DOI :
10.1109/RADIOELEK.2015.7129061
Filename :
7129061
Link To Document :
بازگشت