DocumentCode :
285572
Title :
An analysis of clock feedthrough noise in bipolar comparators
Author :
Lee, Inyeol ; Jungwook Tang ; Kim, Wonchan
Author_Institution :
Dept. of Electron. Eng., Seoul Nat. Univ., South Korea
Volume :
3
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
1392
Abstract :
The clock feedthrough noise in bipolar comparators using ECL (emitter coupled logic) flip-flops was analyzed. It was found that there were two major sources of intrinsic noise at the input differential stage of a comparator. The first is the base current spike generated by the switching of emitter current at the bipolar latch. The second arises due to the bandpass characteristics of the differential stage. The noise acts like a dynamic offset voltage of the input stage because the two input source resistances, one for Vin and the other for Vref, are not fully matched. The authors propose a novel method to determine the bias current level of the input buffers to reduce this offset voltage
Keywords :
bipolar integrated circuits; comparators (circuits); emitter-coupled logic; impedance matching; linear integrated circuits; noise; ECL flip flops; bandpass characteristics; base current spike; bias current level; bipolar comparators; clock feedthrough noise; dynamic offset voltage; emitter current switching; input differential stage; input source resistances; intrinsic noise; ringing noise; source impedance matching; Circuit noise; Clocks; Equations; Flip-flops; Frequency; Integrated circuit modeling; Latches; Noise level; Signal resolution; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230243
Filename :
230243
Link To Document :
بازگشت