DocumentCode :
285597
Title :
Acceleration of fault propagation trace-based fault simulation of combinational circuits
Author :
Song, Ohyoung ; Menon, P.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
Volume :
3
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
1117
Abstract :
Significant improvements in the speed of fault simulation of combinational circuits have been achieved by parallel pattern implementations of trace-based methods for identifying detected faults. The authors present methods of achieving further speed improvements by reducing explicit fault simulation of stem faults. The method presented here reduces fault propagation in trace-based parallel-pattern simulation. The concept of joining stems is introduced and shown to be effective in reducing simulation time even if fault-dropping is not used. It is shown that the method proposed can be combined effectively with the quit-line method proposed earlier. Results of simulating the ISCAS85 benchmark combinational circuits with the proposed methods indicate that they are faster than other published methods, both with and without fault-dropping
Keywords :
combinatorial circuits; fault location; logic testing; trees (mathematics); ISCAS85 benchmark; combinational circuits; fault propagation; parallel pattern implementations; quit-line method; speed improvements; trace-based fault simulation; Acceleration; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computational modeling; Computer simulation; Concurrent computing; Electrical fault detection; Fault detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230283
Filename :
230283
Link To Document :
بازگشت