Title :
Area and latency efficient CORDIC architectures
Author :
Timmermann, D. ; Sundsbo, I.
Author_Institution :
Fraunhofer Inst. of Microelectron. Circuits & Syst., Duisburg, Germany
Abstract :
The authors present hardware solutions with reduced chip area requirements and power dissipation for parallel array or pipeline implementations of the unified algorithm (providing all known CORDIC, or coordinate rotation digital computer, functions) as well as for specialized architectures, supporting a subset of CORDIC functions. The excessive hardware demands of parallel CORDIC architectures are addressed first and modifications to the standard architectures are introduced that reduce the hardware amount by 20% for the unified algorithm, 30% for the rotation mode, and 50% for the vectoring mode. The values are valid for implementations with both redundant and non-redundant adders. The chip area savings and associated power dissipation decrease are accompanied by speedups for implementations with non-redundant adders between 25% (rotation mode) and 50% (vectoring mode) compared with the standard architecture
Keywords :
digital arithmetic; digital signal processing chips; parallel algorithms; parallel architectures; pipeline processing; signal processing; CORDIC architectures; DSP; chip area requirements; coordinate rotation digital computer; parallel array; pipeline implementations; power dissipation; rotation mode; unified algorithm; vectoring mode; Array signal processing; Circuits and systems; Delay; Hardware; Image processing; Microelectronics; Pipelines; Power dissipation; Signal processing algorithms; Silicon;
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
DOI :
10.1109/ISCAS.1992.230289