DocumentCode
2856470
Title
Power grid planning for microprocessors and SoCs
Author
Zhu, Qing K. ; Ayers, David
Author_Institution
Matrix Semicond. Inc, Santa Clara, CA, USA
fYear
2005
fDate
21-23 March 2005
Firstpage
352
Lastpage
356
Abstract
This paper describes power grid planning methodology for high-performance microprocessors and SoC chips. It shows how to estimate currents from an existing chip to a new chip. The power grid planning and pre-layout simulation becomes important for time to market of chip design. We discuss the current scaling technique and one SoC design example. More details on the methodology can be found in Zhu (2004).
Keywords
integrated circuit layout; power supply circuits; system-on-chip; SoC; chip design; current estimation; high-performance microprocessors; power grid planning; pre-layout simulation; scaling technique; time to market; Capacitance; Delay; Electronics packaging; Microprocessors; Power distribution; Power grids; Power system modeling; Power systems; Routing; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN
0-7695-2301-3
Type
conf
DOI
10.1109/ISQED.2005.95
Filename
1410608
Link To Document