DocumentCode :
2856727
Title :
Power reduction in test-per-scan BIST with supply gating and efficient scan partitioning
Author :
Bhunia, Swarup ; Mahmoodi, Hamid ; Ghosh, Debjyoti ; Roy, Kaushik
Author_Institution :
Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
453
Lastpage :
458
Abstract :
Reduction in average and peak power during test application is important to improve battery lifetime in portable electronic devices employing periodic self-test and to improve reliability/cost of testing. This paper proposes an integrated solution for peak and average power reduction in test-per-scan BIST by targeting power reduction in both combinational block and scan chain. First, we present a novel circuit technique, called first level supply gating (FLS), to virtually eliminate power dissipation in combinational logic by masking signal transition at the logic inputs during scan shifting. We realize the masking effect by inserting an extra supply gating transistor in the VDD to GND path for the first level gates at the output of scan flip-flops. Simulation results on ISCAS89 benchmarks show an average reduction of 65% in area overhead, 119% in power overhead (in normal mode), and 104% in delay overhead compared to the lowest-cost known signal masking alternative. To reduce the leakage power of the combinational block, which is considerably high in scaled technologies, we propose input vector control using FLS during scan shifting. Experiments on a set of ISCAS89 benchmarks show about 38% average reduction in leakage power with the proposed leakage reduction technique. Second, to address the power in the scan chain, we propose an efficient scan partitioning technique that reduces both average and peak power in the scan chain during shift and functional cycles. Experiments on a set of ISCAS89 benchmarks show 12.6% average reduction in peak power with the proposed partitioning method over partitioning according to RTL description.
Keywords :
built-in self test; combinational circuits; flip-flops; logic partitioning; logic testing; power consumption; ISCAS89 benchmarks; VDD to GND path; battery lifetime; combinational block; combinational logic; first level supply gating; input vector control; leakage power; periodic self-test; portable electronic devices; power reduction; scan chain; scan flip-flops; scan partitioning; signal transition masking; supply gating; supply gating transistor; test-per-scan BIST; Automatic testing; Batteries; Built-in self-test; Circuit testing; Combinational circuits; Costs; Electronic equipment testing; Integrated circuit reliability; Life testing; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.96
Filename :
1410624
Link To Document :
بازگشت