DocumentCode :
2856937
Title :
Predicting and designing for the impact of process variations and mismatch on the trim range and yield of bandgap references
Author :
Gupta, Vishal ; Rincón-Mora, Gabriel A.
Author_Institution :
GT Analog & Power IC Design Lab, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
503
Lastpage :
508
Abstract :
Process tolerance and device mismatch produce significant random variations in bandgap voltage reference circuits. These variations lead to errors in the reference voltage and significantly impact manufacturing cost by increasing trimming requirements and decreasing yield. Current-mirror mismatch, followed by VBE spread, package shift, and resistor mismatch are the dominant sources of random error in bandgap reference circuits. A folded-cascode topology, often used in low voltage applications, can be optimized to effectively alleviate the effects of a mismatch in the mirroring devices. By decreasing the ratio of the current in the cascode to that of the bandgap core circuit and ascertaining the best-matched devices for implementing current-mirrors and current sources, these mismatches can be significantly reduced.
Keywords :
current mirrors; integrated circuit design; integrated circuit yield; network topology; reference circuits; resistors; VBE spread; bandgap references; bandgap voltage reference circuits; current sources; current-mirror mismatch; device mismatch; folded-cascode topology; package shift; process variations; resistor mismatch; trim range; yield; Circuit topology; Costs; Degradation; Error analysis; Group technology; Manufacturing; Packaging; Photonic band gap; Power integrated circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.99
Filename :
1410635
Link To Document :
بازگشت