DocumentCode :
2856949
Title :
Modeling intrinsic fluctuations in decananometer MOS devices due to gate line edge roughness (LER)
Author :
Gunther, Norman ; Hamadeh, Emad ; Niemann, Darrell ; Pesic, Iliya ; Rahman, Mahmud
Author_Institution :
Electron Devices Lab, Santa Clara Univ., CA, USA
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
510
Lastpage :
515
Abstract :
Intra-die random fluctuation outcomes inherent to fabrication processes such as gate LER give rise to corresponding fluctuations in device characteristics. These fluctuations become significant for devices with channel length less than 50 nm, a feature size rapidly approaching practical interest. At this scale, the fringe electric field and the charge confinement near the interface play dominant roles in determining MOS device properties and their fluctuations. In this work, we first characterize LER as a lognormal probability density function (pdf) in spatial frequency. Then we apply a 3D quantum mechanically corrected variational principle (VQM) to obtain closed-form expressions for standard deviation of threshold voltage and device capacitance due to LER. Our approach provides a simple physics based alternative to the presently available TCAD simulation for investigating these complex issues as functions of gate size, oxide thickness, and channel doping level.
Keywords :
MOS integrated circuits; integrated circuit design; integrated circuit yield; log normal distribution; nanoelectronics; 3D quantum mechanically corrected variational principle; VQM; channel doping level; closed-form expressions; decananometer MOS devices; device capacitance; fabrication processes; gate LER; gate line edge roughness; gate size; intra-die random fluctuation; intrinsic fluctuations; lognormal probability density function; nanoscale circuits; oxide thickness; pdf; spatial frequency; standard deviation; threshold voltage; Closed-form solution; Fabrication; Fluctuations; Frequency; MOS devices; Physics; Probability density function; Quantum capacitance; Quantum mechanics; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.79
Filename :
1410636
Link To Document :
بازگشت